Low Power Networks-on-Chip

Low Power Networks-on-Chip

Mark A. Anders, Himanshu Kaul, Ram K. Krishnamurthy, Shekhar Y. Borkar (auth.), Cristina Silvano, Marcello Lajolo, Gianluca Palermo (eds.)
Bạn thích cuốn sách này tới mức nào?
Chất lượng của file scan thế nào?
Xin download sách để đánh giá chất lượng sách
Chất lượng của file tải xuống thế nào?

Low Power Networks-on-Chip Edited by: (editors) Cristina Silvano Marcello Lajolo Gianluca Palermo In recent years, both Networks-on-Chip, as an architectural solution for high-speed interconnect, and power consumption, as a key design constraint, have continued to gain interest in the design and research communities, since power and energy issues still represent one of the limiting factors in integrating multi- and many-cores on a single chip. This book covers power and energy aware design techniques from several perspectives and abstraction levels and offers a single-source reference to some of the most important design techniques proposed in the context of low-power design for networks-on-chip architectures. •Describes the most important design techniques that were invented, proposed, and applied to reduce both dynamic power and static power dissipation in networks-on-chip based architectures; •Applies state-of-the-art, low-power design techniques to the design of Networks-on-Chip, to demonstrate methodology for design of high-speed, low-power interconnect; •Offers a single source reference to the latest research, otherwise available only in disparate journals and conference proceedings.

Thể loại:
Năm:
2011
In lần thứ:
1
Nhà xuát bản:
Springer US
Ngôn ngữ:
english
Trang:
287
ISBN 10:
144196911X
ISBN 13:
9781441969118
File:
PDF, 12.26 MB
IPFS:
CID , CID Blake2b
english, 2011
Không download được sách này bởi khiếu nại của đại diện pháp luật

Beware of he who would deny you access to information, for in his heart he dreams himself your master

Pravin Lal

Từ khóa thường sử dụng nhất